登录
首页 » Verilog » Final_final_test

Final_final_test

于 2020-10-18 发布 文件大小:4547KB
0 316
下载积分: 1 下载次数: 9

代码说明:

  五级流水CPU设计 流水线是数字系统中一种提高系统稳定性和工作速度的方法,广泛应用于高档CPU的架构中。根据MIPS处理器的特点,将整体的处理过程分为取指令(IF)、指令译码(ID)、执行(EX)、存储器访问(MEM)和寄存器会写(WB)五级,对应多周期的五个处理阶段。一个指令的执行需要5个时钟周期,每个时钟周期的上升沿来临时,此指令所代表的一系列数据和控制信息将转移到下一级处理。(Five level flow CPU design)

文件列表:

Final_final_test\ALU.v, 345 , 2017-12-05
Final_final_test\ControlUnit.v, 918 , 2017-11-13
Final_final_test\DtoE.v, 1211 , 2017-12-06
Final_final_test\EqualD.v, 149 , 2017-12-06
Final_final_test\EtoM.v, 697 , 2017-12-06
Final_final_test\FtoD.v, 377 , 2017-12-06
Final_final_test\HazardUnit.v, 1164 , 2017-12-06
Final_final_test\modelsim.ini, 11129 , 2017-12-06
Final_final_test\MtoW.v, 601 , 2017-12-06
Final_final_test\mywork\@a@l@u\verilog.prw, 230 , 2017-12-06
Final_final_test\mywork\@a@l@u\verilog.psm, 4664 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.dat, 427 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.dbs, 472 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.vhd, 333 , 2017-12-06
Final_final_test\mywork\@control@unit\verilog.prw, 825 , 2017-12-06
Final_final_test\mywork\@control@unit\verilog.psm, 13376 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.dat, 1324 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.dbs, 1803 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.vhd, 628 , 2017-12-06
Final_final_test\mywork\@dto@e\verilog.prw, 691 , 2017-12-06
Final_final_test\mywork\@dto@e\verilog.psm, 16872 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.dat, 1193 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.dbs, 1872 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.vhd, 1517 , 2017-12-06
Final_final_test\mywork\@dto@m\verilog.prw, 443 , 2017-12-06
Final_final_test\mywork\@dto@m\verilog.psm, 7816 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.dat, 535 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.dbs, 892 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.vhd, 761 , 2017-12-06
Final_final_test\mywork\@equal@d\verilog.prw, 191 , 2017-12-06
Final_final_test\mywork\@equal@d\verilog.psm, 2696 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.dat, 230 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.dbs, 365 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.vhd, 257 , 2017-12-06
Final_final_test\mywork\@eto@m\verilog.prw, 480 , 2017-12-06
Final_final_test\mywork\@eto@m\verilog.psm, 9424 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.dat, 668 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.dbs, 1092 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.vhd, 804 , 2017-12-06
Final_final_test\mywork\@fto@d\verilog.prw, 290 , 2017-12-06
Final_final_test\mywork\@fto@d\verilog.psm, 5440 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.dat, 401 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.dbs, 623 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.vhd, 508 , 2017-12-06
Final_final_test\mywork\@hazard@unit\verilog.prw, 712 , 2017-12-06
Final_final_test\mywork\@hazard@unit\verilog.psm, 11672 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.dat, 798 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.dbs, 1664 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.vhd, 850 , 2017-12-06
Final_final_test\mywork\@mto@w\verilog.prw, 415 , 2017-12-06
Final_final_test\mywork\@mto@w\verilog.psm, 8296 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.dat, 597 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.dbs, 954 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.vhd, 718 , 2017-12-06
Final_final_test\mywork\@p@c\verilog.prw, 540 , 2017-12-06
Final_final_test\mywork\@p@c\verilog.psm, 8568 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.dat, 633 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.dbs, 1178 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.vhd, 610 , 2017-12-06
Final_final_test\mywork\@progra@mem\verilog.prw, 229 , 2017-12-06
Final_final_test\mywork\@progra@mem\verilog.psm, 3792 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.dat, 298 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.dbs, 434 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.vhd, 220 , 2017-12-06
Final_final_test\mywork\@r@a@m\verilog.prw, 419 , 2017-12-06
Final_final_test\mywork\@r@a@m\verilog.psm, 8896 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.dat, 594 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.dbs, 903 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.vhd, 543 , 2017-12-06
Final_final_test\mywork\@r@o@m\verilog.prw, 320 , 2017-12-06
Final_final_test\mywork\@r@o@m\verilog.psm, 5168 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.dat, 385 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.dbs, 606 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.vhd, 314 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\verilog.prw, 245 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\verilog.psm, 4368 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.dat, 345 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.dbs, 545 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.vhd, 420 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\verilog.prw, 253 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\verilog.psm, 4376 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.dat, 349 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.dbs, 549 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.vhd, 420 , 2017-12-06
Final_final_test\mywork\@select@src@b\verilog.prw, 220 , 2017-12-06
Final_final_test\mywork\@select@src@b\verilog.psm, 3336 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.dat, 240 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.dbs, 441 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.vhd, 328 , 2017-12-06
Final_final_test\mywork\@select@w@d3\verilog.prw, 220 , 2017-12-06
Final_final_test\mywork\@select@w@d3\verilog.psm, 3336 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.dat, 238 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.dbs, 438 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.vhd, 326 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\verilog.prw, 197 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\verilog.psm, 3368 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.dat, 236 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.dbs, 443 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.vhd, 337 , 2017-12-06
Final_final_test\mywork\@sign@extend\verilog.prw, 219 , 2017-12-06

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • qpsk和16qam
    本实验利用蒙特卡洛分析方法,通过MATLAB仿真了QPSK,16QAM基带传输系统AWGN和Rayleigh信道下的系统BER性能。仿真过程中通过,m文件的编写,将两个基带系统仿真的结果画在了一张图上(In this experiment, the BER performance of QPSK, 16QAM baseband transmission systems in AWGN and Rayleigh channels is simulated by using Monte Carlo analysis method and MATLAB. In the process of simulation, the simulation results of two baseband systems are drawn on a graph by compiling m files.)
    2019-05-29 11:04:50下载
    积分:1
  • GA-BPNN完整实例
    GA_BPNN,里面有详细的代码和注释,能够很快入手,值得推荐!(LG_BPNN use and annotations, with detailed code and comments study quickly it is recommended!)
    2020-12-24 18:19:05下载
    积分:1
  • Development environment vs2005, only the realization of the user registration (u...
    开发环境vs2005,仅实现了用户注册(uc_user_register)、登录(uc_user_login)和密码修改(uc_user_edit) ,权当抛砖引玉之用 修正了urlencode导致中文用户名乱码问题-Development environment vs2005, only the realization of the user registration (uc_user_register), log (uc_user_login) and password modification (uc_user_edit), when the right to initiate amendments to the urlencode use led to the issue of Chinese user name garbled
    2023-05-15 17:25:02下载
    积分:1
  • Cftee5.0
    说明:  轻量级c、c++编译器 ,很好用 。。。。。。。。。。。。。。。。。(CFree lightweight c, C + + compiler, very easy to use...)
    2019-10-12 14:15:50下载
    积分:1
  • 超链接序的原理。C++实现。代码没有错误
    超链接程序的原理。C++实现。代码没有错误-c++
    2022-01-25 14:38:23下载
    积分:1
  • MFC_source
    源码为侯俊杰《深入浅出MFC》简体版第二版源代码,所有的例子均有代码。VC++必读经典(Source for侯俊杰" in layman' s language and MFC" Simplified version of the second edition of the source code, all code examples are. VC++ must-read classic)
    2009-03-18 17:11:55下载
    积分:1
  • vb.net development of the chat program
    vb.net开发的聊天程序-vb.net development of the chat program
    2022-05-28 11:36:47下载
    积分:1
  • DropExDemo
    说明:  内容拖放的演示, 主要实现列表内容之间的拖放交换(Drag and drop the contents of the demonstration, list the contents of the main drag and drop between the exchange)
    2008-10-08 09:14:25下载
    积分:1
  • GetToTheTopOnGoogle
    This book is a bout how to use google.
    2010-10-14 01:10:27下载
    积分:1
  • RectLayout170812
    说明:  基于遗传算法的矩形排样,利用遗传算法解决矩形排样问题,具有可视化的界面,输入数据为含有矩形的长和宽的文本文件,输出的结果以可视化的形式显示出来(Rectangular layout based on genetic algorithm)
    2021-04-17 13:48:52下载
    积分:1
  • 696518资源总数
  • 106227会员总数
  • 11今日下载