登录
首页 » Verilog » Final_final_test

Final_final_test

于 2020-10-18 发布 文件大小:4547KB
0 278
下载积分: 1 下载次数: 9

代码说明:

  五级流水CPU设计 流水线是数字系统中一种提高系统稳定性和工作速度的方法,广泛应用于高档CPU的架构中。根据MIPS处理器的特点,将整体的处理过程分为取指令(IF)、指令译码(ID)、执行(EX)、存储器访问(MEM)和寄存器会写(WB)五级,对应多周期的五个处理阶段。一个指令的执行需要5个时钟周期,每个时钟周期的上升沿来临时,此指令所代表的一系列数据和控制信息将转移到下一级处理。(Five level flow CPU design)

文件列表:

Final_final_test\ALU.v, 345 , 2017-12-05
Final_final_test\ControlUnit.v, 918 , 2017-11-13
Final_final_test\DtoE.v, 1211 , 2017-12-06
Final_final_test\EqualD.v, 149 , 2017-12-06
Final_final_test\EtoM.v, 697 , 2017-12-06
Final_final_test\FtoD.v, 377 , 2017-12-06
Final_final_test\HazardUnit.v, 1164 , 2017-12-06
Final_final_test\modelsim.ini, 11129 , 2017-12-06
Final_final_test\MtoW.v, 601 , 2017-12-06
Final_final_test\mywork\@a@l@u\verilog.prw, 230 , 2017-12-06
Final_final_test\mywork\@a@l@u\verilog.psm, 4664 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.dat, 427 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.dbs, 472 , 2017-12-06
Final_final_test\mywork\@a@l@u\_primary.vhd, 333 , 2017-12-06
Final_final_test\mywork\@control@unit\verilog.prw, 825 , 2017-12-06
Final_final_test\mywork\@control@unit\verilog.psm, 13376 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.dat, 1324 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.dbs, 1803 , 2017-12-06
Final_final_test\mywork\@control@unit\_primary.vhd, 628 , 2017-12-06
Final_final_test\mywork\@dto@e\verilog.prw, 691 , 2017-12-06
Final_final_test\mywork\@dto@e\verilog.psm, 16872 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.dat, 1193 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.dbs, 1872 , 2017-12-06
Final_final_test\mywork\@dto@e\_primary.vhd, 1517 , 2017-12-06
Final_final_test\mywork\@dto@m\verilog.prw, 443 , 2017-12-06
Final_final_test\mywork\@dto@m\verilog.psm, 7816 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.dat, 535 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.dbs, 892 , 2017-12-06
Final_final_test\mywork\@dto@m\_primary.vhd, 761 , 2017-12-06
Final_final_test\mywork\@equal@d\verilog.prw, 191 , 2017-12-06
Final_final_test\mywork\@equal@d\verilog.psm, 2696 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.dat, 230 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.dbs, 365 , 2017-12-06
Final_final_test\mywork\@equal@d\_primary.vhd, 257 , 2017-12-06
Final_final_test\mywork\@eto@m\verilog.prw, 480 , 2017-12-06
Final_final_test\mywork\@eto@m\verilog.psm, 9424 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.dat, 668 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.dbs, 1092 , 2017-12-06
Final_final_test\mywork\@eto@m\_primary.vhd, 804 , 2017-12-06
Final_final_test\mywork\@fto@d\verilog.prw, 290 , 2017-12-06
Final_final_test\mywork\@fto@d\verilog.psm, 5440 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.dat, 401 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.dbs, 623 , 2017-12-06
Final_final_test\mywork\@fto@d\_primary.vhd, 508 , 2017-12-06
Final_final_test\mywork\@hazard@unit\verilog.prw, 712 , 2017-12-06
Final_final_test\mywork\@hazard@unit\verilog.psm, 11672 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.dat, 798 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.dbs, 1664 , 2017-12-06
Final_final_test\mywork\@hazard@unit\_primary.vhd, 850 , 2017-12-06
Final_final_test\mywork\@mto@w\verilog.prw, 415 , 2017-12-06
Final_final_test\mywork\@mto@w\verilog.psm, 8296 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.dat, 597 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.dbs, 954 , 2017-12-06
Final_final_test\mywork\@mto@w\_primary.vhd, 718 , 2017-12-06
Final_final_test\mywork\@p@c\verilog.prw, 540 , 2017-12-06
Final_final_test\mywork\@p@c\verilog.psm, 8568 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.dat, 633 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.dbs, 1178 , 2017-12-06
Final_final_test\mywork\@p@c\_primary.vhd, 610 , 2017-12-06
Final_final_test\mywork\@progra@mem\verilog.prw, 229 , 2017-12-06
Final_final_test\mywork\@progra@mem\verilog.psm, 3792 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.dat, 298 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.dbs, 434 , 2017-12-06
Final_final_test\mywork\@progra@mem\_primary.vhd, 220 , 2017-12-06
Final_final_test\mywork\@r@a@m\verilog.prw, 419 , 2017-12-06
Final_final_test\mywork\@r@a@m\verilog.psm, 8896 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.dat, 594 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.dbs, 903 , 2017-12-06
Final_final_test\mywork\@r@a@m\_primary.vhd, 543 , 2017-12-06
Final_final_test\mywork\@r@o@m\verilog.prw, 320 , 2017-12-06
Final_final_test\mywork\@r@o@m\verilog.psm, 5168 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.dat, 385 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.dbs, 606 , 2017-12-06
Final_final_test\mywork\@r@o@m\_primary.vhd, 314 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\verilog.prw, 245 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\verilog.psm, 4368 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.dat, 345 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.dbs, 545 , 2017-12-06
Final_final_test\mywork\@select@real@src@a@e\_primary.vhd, 420 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\verilog.prw, 253 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\verilog.psm, 4376 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.dat, 349 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.dbs, 549 , 2017-12-06
Final_final_test\mywork\@select@real@src@b@e\_primary.vhd, 420 , 2017-12-06
Final_final_test\mywork\@select@src@b\verilog.prw, 220 , 2017-12-06
Final_final_test\mywork\@select@src@b\verilog.psm, 3336 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.dat, 240 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.dbs, 441 , 2017-12-06
Final_final_test\mywork\@select@src@b\_primary.vhd, 328 , 2017-12-06
Final_final_test\mywork\@select@w@d3\verilog.prw, 220 , 2017-12-06
Final_final_test\mywork\@select@w@d3\verilog.psm, 3336 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.dat, 238 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.dbs, 438 , 2017-12-06
Final_final_test\mywork\@select@w@d3\_primary.vhd, 326 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\verilog.prw, 197 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\verilog.psm, 3368 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.dat, 236 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.dbs, 443 , 2017-12-06
Final_final_test\mywork\@select@write@addr3\_primary.vhd, 337 , 2017-12-06
Final_final_test\mywork\@sign@extend\verilog.prw, 219 , 2017-12-06

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • The example demonstrates how to connect a drive letter to a remote server share...
    The example demonstrates how to connect a drive letter to a remote server share with a call to the WNetAddConnection2 function.
    2022-03-29 14:02:32下载
    积分:1
  • 网络办公自动化软件,OA系统,供大家学习之用,请大家快快下载...
    网络办公自动化软件,OA系统,供大家学习之用,请大家快快下载-network office automation software, OA system for all learning, please hurry Download
    2023-02-19 04:10:04下载
    积分:1
  • 以三种方式实现PING操作
    以三种方式实现PING操作-three ways to achieve operating PING
    2022-01-25 18:43:02下载
    积分:1
  • 简易SOCKET。供有需要的人们使用,谢谢合作
    简易SOCKET编程。供有需要的人们使用,谢谢合作-Easy SOCKET programming. The needs of the people to use, thank cooperation
    2022-10-19 11:40:02下载
    积分:1
  • PLC-note
    PLC note Design and Implementation of A DSSSBased Narrow Band Power Line Communication Modem
    2014-07-07 17:34:09下载
    积分:1
  • 视觉软件运动
    Visual software motion
    2022-01-26 06:44:56下载
    积分:1
  • System
    根据本科成绩和加分项排序,取前几名推荐免试研究生(According to the results of this course and the order of adding items, the first few recommended graduate candidates are selected.)
    2020-06-24 18:00:02下载
    积分:1
  • Contatos
    Criation of Messages
    2013-10-04 02:10:28下载
    积分:1
  • labview-I-V-measurement-for-keithley-2400
    This program plots I-V curves for FET devices. It is designed for Keithley 2400 series. It plots I(t) V(t) and I(V). It also has automatic CSV data logging. The software is robust and it is designated for multiple measurements (several FETs in a series)
    2020-12-04 11:19:24下载
    积分:1
  • FDTD
    用c++语言,编写了基于FDTD的三维散射体雷达散射截面的计算程序。程序注释清楚。稍微改动必要的数据就可以直接使用。已经多次验证了程序的正确性。(Using c++ language, compiled based on three-dimensional FDTD radar cross section scattering calculation program. Program notes clearly. Slightly change the necessary data can be used directly. Has repeatedly verified the correctness of the program.)
    2021-04-09 11:08:59下载
    积分:1
  • 696518资源总数
  • 105661会员总数
  • 6今日下载