登录
首页 » Verilog » ADS822E

ADS822E

于 2021-04-23 发布 文件大小:617KB
0 197
下载积分: 1 下载次数: 2

代码说明:

  ad转换器ads822e/ads822的驱动模块(AD converter ads822e/ads822 driver module)

文件列表:

ADS822E\AD(ADS822E)模块(原理图).pdf
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.asm.rpt
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.done
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.fit.rpt
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.fit.smsg
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.fit.summary
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.flow.rpt
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.map.rpt
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.map.summary
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.pin
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.pof
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.qpf
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.qsf
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.qws
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.sof
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.tan.rpt
ADS822E\ad1_da1_test(Altera_Verilog)\ad1_da1_test.tan.summary
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.asm.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cbx.xml
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.bpm
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.ecobp
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.kpt
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.logdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.rdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp.tdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp0.ddb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.cmp_merge.kpt
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.db_info
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.eco.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.fit.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.hier_info
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.hif
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.lpc.html
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.lpc.rdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.lpc.txt
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.bpm
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.ecobp
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.kpt
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.logdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map_bb.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map_bb.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.map_bb.logdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.pre_map.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.pre_map.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.rtlv.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.rtlv_sg.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.rtlv_sg_swap.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.sgdiff.cdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.sgdiff.hdb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.sld_design_entry.sci
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.sld_design_entry_dsc.sci
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.syn_hier_info
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.tan.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.tis_db_list.ddb
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test.tmw_info
ADS822E\ad1_da1_test(Altera_Verilog)\db\ad1_da1_test_global_asgn_op.abo
ADS822E\ad1_da1_test(Altera_Verilog)\db\add_sub_und.tdf
ADS822E\ad1_da1_test(Altera_Verilog)\db\altsyncram_n831.tdf
ADS822E\ad1_da1_test(Altera_Verilog)\db\cmpr_k4c.tdf
ADS822E\ad1_da1_test(Altera_Verilog)\db\cntr_2df.tdf
ADS822E\ad1_da1_test(Altera_Verilog)\db\prev_cmp_ad1_da1_test.asm.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\prev_cmp_ad1_da1_test.fit.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\prev_cmp_ad1_da1_test.map.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\prev_cmp_ad1_da1_test.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\prev_cmp_ad1_da1_test.tan.qmsg
ADS822E\ad1_da1_test(Altera_Verilog)\db\shift_taps_4ql.tdf
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.atm
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.dfp
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.hdbx
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.kpt
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.logdb
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.cmp.rcf
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.map.atm
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.map.dpi
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.map.hdbx
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions\ad1_da1_test.root_partition.map.kpt
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\README
ADS822E\ad1_da1_test(Altera_Verilog)\topdesign.v
ADS822E\ad1_da1_test(Altera_Verilog)\topdesign.v.bak
ADS822E\ad1_da1_test(Altera_Verilog).rar
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db\compiled_partitions
ADS822E\ad1_da1_test(Altera_Verilog)\db
ADS822E\ad1_da1_test(Altera_Verilog)\incremental_db
ADS822E\ad1_da1_test(Altera_Verilog)
ADS822E

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • PSO-vs-WOA-master
    粒子群算法与鲸鱼优化算法比较源程序,提供参考文献,测试通过。(Whale Optimization Algorithm (WOA) source codes demo 1.0)
    2018-04-02 10:06:37下载
    积分:1
  • Delphi内存流读写、删除、输入输出实例
    Delphi内存流读写、删除、输入输出实例,将若干个流合并成一个流,可以对其进行读出添加删除操作以及输出为文件或流。作者:吴平。这个比较专业了,本人Delphi水平菜,没搞懂,希望Delphi高人品鉴。
    2023-09-09 08:05:03下载
    积分:1
  • Spark核心编程原理
    说明:  编程原理的流程图方便思考,请使用visio打开(The flow chart of programming principle, please use Visio to open it)
    2020-06-18 20:20:01下载
    积分:1
  • 此程序完成N皇后问题。大家可以互相讨论学习。
    此程序完成N皇后问题。大家可以互相讨论学习。-N Queen"s problem. We can learn from each other discussions.
    2022-06-14 16:24:50下载
    积分:1
  • 通信原理实验_Matlab仿真基础
    为了更好地设计通信系统,我们需要对无线环境下收端信号的统计特性进行研究。考虑以下场景:环境中有很多障碍物,发射端至接收端没有视距可达路径。 假设收发端距离很远(500m以上),障碍物数量很大(N>50),并在空间中随机分布。同时假设各路反射信号到达接收端的强度相同(能量E=1),信号载波频率为1GHz,请进行仿真,探索以下问题: (1)接收到的正弦波的相位服从什么分布? (2)计算接收信号的幅度的均值和方差,并绘制其概率密度函数图。 (3)学习“Rayleigh分布”相关内容,并绘制参数为√NE的Rayleigh分布概率密度函数,计算其期望和方差的理论值。这些理论结果与仿真得到是否一致? (4)固定障碍物的位置,让接收机分别以速度1m/s和10m/s的速度运动,绘制接收信号的包络随时间变化的曲线。并观察和对比两条曲线,能否有什么发现?(In order to better design the communication system, we need to study the statistical characteristics of the received signal in the wireless environment. Consider the following scenario: There are many obstacles in the environment, and there is no line-of-sight path from the transmitter to the receiver.)
    2018-04-14 21:14:30下载
    积分:1
  • hslogic算法仿真
    hslogic算法仿真,GPS数字中频处理,包括信号源的生成,捕获跟踪,用M文件写(Self made GPS digital intermediate frequency processing, including the generation of signal sources, acquisition and tracking, and writing with M files.)
    2018-11-06 23:58:35下载
    积分:1
  • 串口数据格式转换程序打包下载用LABVIEW做的
    串口数据格式转换程序打包下载用LABVIEW做的-serial data format conversion package downloaded using LABVIEW do!
    2022-02-05 21:42:59下载
    积分:1
  • 磁盘是磁盘格式化工具格的一些旧的U盘
    mFormat是一个U盘格式化工具,可以格一些老的U 盘-mFormat U is a disk formatting tools, Lattice some old U disk
    2022-08-02 10:42:37下载
    积分:1
  • 稿件名称:用VC++编小游戏 稿件作者:李华英 程序名称:mgzy 运行环境:vc++6.0 注意事项: 1、 本程...
    稿件名称:用VC++编小游戏 稿件作者:李华英 程序名称:mgzy 运行环境:vc++6.0 注意事项: 1、 本程序用vc++6.0版本编成,用vc++6.0以上程序运行 2、 解压后直接运行mgzy.dsw程序; 3、 当屏幕被覆盖时,窗口中图象就会消失,手动刷新即可。-Article Name: used VC++ Series game releases Author:李华英Program Name: mgzy operating environment: vc++ 6.0 NOTES: 1, the procedures used vc++ 6.0 version compiled with vc++ 6.0 program to run more than 2, after extracting a direct run mgzy.dsw procedure 3, when the screen is overwritten, the image window will disappear, you can manually refresh.
    2022-04-17 01:54:15下载
    积分:1
  • I2c
    arduino库函数有关I2C的库函数I2C模块使用教程(arduino I2C library function library function I2C module using tutorial)
    2018-06-26 17:12:54下载
    积分:1
  • 696518资源总数
  • 105944会员总数
  • 20今日下载