登录
首页 » Vivado » Xilinx_ZCU102_Evaluation_Kit-master

Xilinx_ZCU102_Evaluation_Kit-master

于 2020-06-17 发布 文件大小:1409KB
0 200
下载积分: 1 下载次数: 0

代码说明:

  Xilinx zcu102 开发板入门例子,可运行于vivado 2017.4 平台(Xilinx zcu102 development board introduction example, can run on vivado 2017.4 platform)

文件列表:

Xilinx_ZCU102_Evaluation_Kit-master, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\README.md, 83 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\gui_handlers.wdf, 4924 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\java_command_handlers.wdf, 2205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\project.wpc, 117 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\synthesis.wdf, 5361 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\synthesis_details.wdf, 97 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.cache\wt\webtalk_pa.xml, 5428 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.hw, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.hw\hw_1, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.hw\hw_1\hw.xml, 772 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.hw\runLed.lpr, 335 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_1.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_10.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_11.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_12.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_13.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_14.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_15.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_16.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_17.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_18.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_19.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_2.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_3.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_4.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_5.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_6.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_7.xml, 205 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_8.xml, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\.jobs\vrs_config_9.xml, 226 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.Vivado_Implementation.queue.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.init_design.begin.rst, 174 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.init_design.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.opt_design.begin.rst, 174 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.opt_design.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.place_design.begin.rst, 174 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.place_design.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.route_design.begin.rst, 174 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.route_design.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.vivado.begin.rst, 346 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.vivado.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.write_bitstream.begin.rst, 174 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\.write_bitstream.end.rst, 0 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\ISEWrap.js, 7306 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\ISEWrap.sh, 1623 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\gen_run.xml, 5996 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\htr.txt, 388 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\init_design.pb, 2823 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\opt_design.pb, 8725 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\place_design.pb, 13131 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\project.wdf, 3603 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\route_design.pb, 12652 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed.bit, 26510893 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed.dcp, 398401 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed.tcl, 2279 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed.vdi, 26718 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_10592.backup.vdi, 22810 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_12168.backup.vdi, 22707 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_2128.backup.vdi, 22805 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_3416.backup.vdi, 22705 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_8700.backup.vdi, 22841 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_9500.backup.vdi, 22809 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_bus_skew_routed.pb, 30 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_bus_skew_routed.rpt, 919 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_bus_skew_routed.rpx, 1034 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_clock_utilization_routed.rpt, 26032 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_control_sets_placed.rpt, 3082 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_opted.pb, 37 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_opted.rpt, 1253 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_opted.rpx, 97 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_routed.pb, 37 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_routed.rpt, 1257 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_drc_routed.rpx, 98 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_io_placed.rpt, 394486 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_methodology_drc_routed.pb, 52 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_methodology_drc_routed.rpt, 13949 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_methodology_drc_routed.rpx, 20798 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_opt.dcp, 397052 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_placed.dcp, 431110 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_power_routed.rpt, 9135 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_power_routed.rpx, 46564 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_power_summary_routed.pb, 722 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_route_status.pb, 44 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_route_status.rpt, 588 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_routed.dcp, 444661 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_timing_summary_routed.pb, 52 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_timing_summary_routed.rpt, 7528 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_timing_summary_routed.rpx, 11697 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_utilization_placed.pb, 258 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runLed_utilization_placed.rpt, 10117 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\rundef.js, 1170 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runme.bat, 219 , 2018-09-18
Xilinx_ZCU102_Evaluation_Kit-master\runLed\runLed.runs\impl_1\runme.log, 26098 , 2018-09-18

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • Delphi纸牌游戏动画特效
    一个基于Delphi编写的纸牌游戏动画特效,并不是一个完整的游戏,而是生成的纸牌动态效果,和图像处理有关的一个Delphi范例,如演示截图所示,生成的动画 效果还是挺不错的,或许可作为某方面的借鉴。部分代码如下:   FCardId:Cardinal ; //扑克的编号,0-51为各花色的1-K,52为大王,53小王   FFaceUp:bool; //是否正面朝上   procedure SetCardId(id:Cardinal);//设置扑克牌的编号   procedure SetFaceUp(Flag:Bool); //设置是否正面朝上   function GetValue:integer; //得到扑克牌的点数   function GetSuit:TCardSuit; //得到扑克牌的花色   procedure Paint; override; //画扑克牌的程序   constructor Create(AOwner:TComponent);overload;override; //构造函数   constructor Create(AOwner:TComponent;Id:Cardinal);overload;   procedure SetCard(Suit:TCardSuit;Value:Cardinal); //设置扑克牌的编号   property CardId:Cardinal read FCardId write SetCardId; //扑克牌编号   property FaceUp:bool read FFaceUp write SetFaceUp default False; //正面朝上   property Value:integer read GetValue; //扑克的点数,只读   property Suit:TCardSuit read GetSuit; //扑克的花色,只读
    2022-01-26 05:07:33下载
    积分:1
  • 盲源分离的非线性创新
    Nonlinear innovation to blind source separation
    2022-07-21 06:42:25下载
    积分:1
  • 用ROSE来开发基于WEB的服务器配置。不好找的哦
    用ROSE来开发基于WEB的服务器配置。不好找的哦-used to develop Web-based server configuration. Not easy to find the oh
    2023-05-20 18:05:03下载
    积分:1
  • 参数辨识
    可以做到电池参数识别,特别是二阶rc电路的参数识别,(Can do battery parameter identification,In particular,parameter identification of second-order rc circuits.)
    2019-04-08 10:26:28下载
    积分:1
  • lab2
    labview课后练习题答案,上传仅供分享(LabVIEW answers to after class exercises questions, uploaded for sharing only.)
    2020-11-07 19:49:48下载
    积分:1
  • rtc
    this file describes an example of the use of the RTC (Real Time Clock) Routine.
    2010-07-28 22:15:26下载
    积分:1
  • CSI_Coherent
    包含有基于CSI的AOA估计算法,参考论文spotfi(Contains csi-based AOA estimation algorithm, reference paper spotfi)
    2019-06-25 21:33:06下载
    积分:1
  • 收集几款漂亮的CSS3按钮美化例子
    收集几款漂亮的CSS3按钮美化例子,这些按钮包括了背景渐变、圆角按钮、带图标的按钮、带序号的按钮、带外框阴影的按钮等,本演示代码更侧重于学习研究,代码的实际用途并不是很大。
    2023-02-18 04:30:03下载
    积分:1
  • opc
    文档,用于参考学习,都是关于OPC的资料,希望能够提供大家学习参考(Documents, for reference learning, are all information about OPC, and I hope to provide a reference for you to learn.)
    2017-12-13 08:57:32下载
    积分:1
  • 数据结构实验
    (1)新建一个单链表:List BuildList(List lst)(2) 打印单链表:void PrintList(List first)(3)在单链表中某个位置后面插入元素:bool Insert( List lst , T x , T y)(4)清空单链表:void Clear(List * first)(5)查找链表中是否存在某个元素:bool Search(List lst,T x) 请点击左侧文件开始预览 !预览只提供20%的代码片段,完整代码需下载后查看 加载中 侵权举报
    2022-05-29 10:07:17下载
    积分:1
  • 696518资源总数
  • 105877会员总数
  • 14今日下载