登录
首页 » Others » 最简单的基于FFMPEG+SDL的视频播放器-最终版

最简单的基于FFMPEG+SDL的视频播放器-最终版

于 2019-08-17 发布
0 95
下载积分: 1 下载次数: 1

代码说明:

本程序实现了视频文件的解码和显示(支持HEVC,H.264,MPEG2等)。是最简单的FFmpeg视频解码方面的教程。通过学习本例子可以了解FFmpeg的解码流程。 项目包含两个工程: simplest_ffmpeg_player:标准版,FFmpeg学习的开始。 simplest_ffmpeg_player_su:SU(SDL Update)版,加入了简单的SDL的Event。 这显示该程序的最终版,除了支持VC2010之外,也支持如下几种编译方式: cl.exe命令行编译; mingw编译; gcc编译; gcc(MacOS)编译; 此外修复了个别操作系统(例如Ubuntu)中绿屏的问题。

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • java 学生成绩查询系统
    java编写的学生成绩查询系统,包含数据库文件程序有学生入口和老师入口,分别有不同的权限级别
    2020-12-01下载
    积分:1
  • java swing漂亮界面 超酷 javaswing教
    java swing漂亮界面 超酷 javaswing教程
    2020-12-12下载
    积分:1
  • Keithley 2000系列 labview 全vi
    keithley 万用表,使用labview gpib驱动 vi很全哦
    2020-12-06下载
    积分:1
  • 基于自适应预处理的图像分割方法
    为了防止分水岭算法过分割问题,该文提出了一种基于自适应预处理的图像分割算法。该方法在分水岭算法的基础上,首先结合像素点亮度特征和空间分布特性应用自适应方法对梯度图像进行预处理。通过考察各像素点邻域中像素分类后的分布情况,来判断考察点是处于区域中心还是处于边界,并据此对考察点的梯度值进行调节。然后在预处理后的梯度图像上选定标记,将预处理后的梯度图像中大于200个像素的连通区域标定为标记。最后用分水岭分割方法对带标记的参考图像进行分割。试验结果表明,该分割方法具有良好的分割效果。
    2021-05-07下载
    积分:1
  • java三端分离,ssm在线教育系统
    java三端分离,ssm在线教育系统,高仿慕课网,项目源码
    2020-11-05下载
    积分:1
  • LabView虚拟仪器数据采集与串口通信测控应用实战.(人民邮电.李江全等).(配书源码)
    《LabView虚拟仪器数据采集与串口通信测控应用实战》(人民邮电出版社.李江全.刘恩博.胡蓉)一书的配套源代码。
    2020-12-08下载
    积分:1
  • 多目标跟踪 论文+代码
    Continuous Energy Minimization for Multitarget TrackingPAMI2014 paper+code matlab
    2021-05-07下载
    积分:1
  • verilog_IEEE官方标准手册-2005_IEEE_P1364
    The Verilog® Hardware Description Language (Verilog HDL) became an IEEE standard in 1995 as IEEEStd 1364-1995. It was designed to be simple, intuitive, and effective at multiple levels of abstraction in astandard textual format for a variety of design tools, including verification simulation, timiThe clear directive from the users for these three task forces was to start by solving some of the followingproblemsConsolidate existing IeeE Std 1364-1995Verilog generate statementMulti-dimensional arraysEnhanced Verilog file i/oRe-entrant tasksStandardize Verilog configurationsEnhance timing representationEnhance the vpi routinesAchievementsOver a period of four years the 1364 Verilog Standards Group(vsg) has produced five drafts of the lrmThe three task forces went through the EEe Std 1364-1995 lRM very thoroughly and in the process of consolidating the existing Lrm have been able to provide nearly three hundred clarifications and errata for theBehavioral, ASIC, and PLI sections. In addition, the vsg has also been able to agree on all the enhance-ments that were requested (including the ones stated above)Three new sections have been added. Clause 13, "Configuring the contents of a design, deals with configuration management and has been added to facilitate both the sharing of verilog designs between designersand/or design groups and the repeatability of the exact contents of a given simulation session Clause 15Timing checks, "has been broken out of Clause 17, "System tasks and functions, "and details more fullhow timing checks are used in specify blocks. Clause 16, "Backannotation using the Standard Delay Format(SDF), addresses using back annotation(IEEE Std 1497-1999)within IEEE Std 1364-2001Extreme care has been taken to enhance the vpi routines to handle all the enhancements in the behavioraland other areas of the lrm. minimum work has been done on the pli routines and most of the work hasbeen concentrated on the vpi routines. Some of the enhancements in the vpi are the save and restart simu-lation control, work area access, error handling, assign/deassign and support for array of instances, generateand file 1/0Work on this standard would not have been possible without funding from the cas society of the ieee andOpen verilog InternationalThe IEEE Std 1364-2001 Verilog standards Group organizationMany individuals from many different organizations participated directly or indirectly in the standardizationprocess. The main body of the Ieee Std 1364-2001 working group is located in the United States, with asubgroup in Japan (EIAJ/1364HDL)The members of the IEEE Std 1364-2001 working group had voting privileges and all motions had to beapproved by this group to be implemented the three task forces focused on their specific areas and theirrecommendations were eventually voted on by the Ieee Std 1364-2001 working group
    2020-12-11下载
    积分:1
  • 电力系统暂态分析
    电力系统暂态分析MATLAB仿真程序
    2020-12-09下载
    积分:1
  • 推挽式变压器设计方案
    推挽式变压器设计方案,一看就懂。。。简单,易懂
    2020-12-04下载
    积分:1
  • 696524资源总数
  • 103827会员总数
  • 23今日下载