登录
首页 » Verilog » AN65974

AN65974

于 2020-11-30 发布 文件大小:10491KB
0 227
下载积分: 1 下载次数: 11

代码说明:

  CYPRESS官方给的FPGA程序,用于调试USB3.0接口(Verilog source files for debugging USB3.0 interface)

文件列表:

AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\ddr.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\pll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_jrg1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\PLLJ_PLLSPE_INFO.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qpf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf.bak
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qws
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\ddr.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\pll.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_clk_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\prev_cmp_slaveFIFO2b_loopback.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm_labs.ddb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp_merge.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.eda.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.fit.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.html
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pplq.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.routing.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv_sg.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.smp_dump.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.syn_hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.tmw_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.vpr.ammdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.pin
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.sof

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • 58
    说明:  Learning.Unreal.Engine.iOS.Game.Development.2015 虚幻四IOS发布(Learning.Unreal.Engine.iOS.Game.Development.2015)
    2019-07-20 22:00:25下载
    积分:1
  • ModBus_protocol_cn
    modebus 中文版协议。串行数据传输用。(modebus the Chinese version of the agreement. Serial data transmission.)
    2009-02-02 22:28:19下载
    积分:1
  • crm102
    **压力锅crm方案(** program because of autoclave crm)
    2004-09-30 11:22:18下载
    积分:1
  • qiantuihuidaiheyichuansuanf
    matlab上实现的前推回代算法,结合遗传算法,有效的电网系统无功功率的优化问题,采用的模型是22节点的电力系统模型。(Matlab implementation of the forward and backward generation algorithm, combined with genetic algorithm, an effective power system reactive power optimization problem, the model is a 22 node power system model.)
    2017-03-22 09:13:15下载
    积分:1
  • hg228
    实现六自由度运动学逆解算法,包括随机梯度算法,相对梯度算法,包括四元数的各种计算。( Six degrees of freedom to achieve inverse kinematics algorithm, Including stochastic gradient algorithm, the relative gradient algorithm, Including quaternion various calculations.)
    2017-06-02 14:34:07下载
    积分:1
  • workzone
    说明:  These exercises and projects were originally the even-numbered exercises in the first edition. (The first edition did not distinguish between exercises and programming projects.) For the benefit of readers who have the first edition, the original exercise number is given in square brackets. For example, the notation [was #4] indicates that the number of the exercise (or programming project) was 4 in the first edition. If an answer is different because of second-edition changes, the word "modified" will appear inside the brackets: [was #4; modified].These exercises and projects were originally the even-numbered exercises in the first edition. (The first edition did not distinguish between exercises and programming projects.) For the benefit of readers(These exercises and projects were originally the even-numbered exercises in the first edition. (The first edition did not distinguish between exercises and programming projects.) For the benefit of readers who have the first edition, the original exercise number is given in square brackets. For example, the notation [was #4] indicates that the number of the exercise (or programming project) was 4 in the first edition. If an answer is different because of second-edition changes, the word "modified" will appear inside the brackets: [was #4; modified].)
    2019-01-01 16:19:42下载
    积分:1
  • Chapter04code
    c#入门经典(第七版) 清华大学出版社 Benjamin Perkins Jacob Vibe Hammer Jon D.Reid(Beginning c#6 programming & Visual Studio 2015)
    2017-04-15 23:28:34下载
    积分:1
  • topX
    说明:  基于均匀化方法的微结构拓扑优化matlab代码(Microstructure Topology Optimization Matlab Code Based on Homogenization Method)
    2021-04-28 22:38:43下载
    积分:1
  • 11
    说明:  Asp.net从入门到精通第二章的实例源码,可供初学者学习借鉴。(Asp. net from the introduction to proficiency in Chapter 2 example source code, for beginners to learn from.)
    2019-01-25 21:37:39下载
    积分:1
  • signal_processing
    产生线性调频信号,可以是宽带,也可以是窄带信号。还有低通滤波器(A linear frequency modulated signal can be produced ,wideband or narrowband. There are also low-pass filters)
    2017-07-26 18:31:44下载
    积分:1
  • 696516资源总数
  • 106633会员总数
  • 4今日下载