登录
首页 » Verilog » AN65974

AN65974

于 2020-11-30 发布 文件大小:10491KB
0 207
下载积分: 1 下载次数: 11

代码说明:

  CYPRESS官方给的FPGA程序,用于调试USB3.0接口(Verilog source files for debugging USB3.0 interface)

文件列表:

AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\ddr.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\pll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_jrg1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\PLLJ_PLLSPE_INFO.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qpf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf.bak
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qws
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\ddr.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\pll.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_clk_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\prev_cmp_slaveFIFO2b_loopback.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm_labs.ddb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp_merge.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.eda.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.fit.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.html
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pplq.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.routing.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv_sg.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.smp_dump.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.syn_hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.tmw_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.vpr.ammdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.pin
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.sof

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • 粒子滤波寿命预测(带数据)
    说明:  利用粒子滤波进行锂离子电池的循环寿命预测(Cycle life prediction of Li-ion battery by particle filter)
    2021-04-08 16:09:00下载
    积分:1
  • mimo_channelnew
    mimo信道模型,对于信道仿真的时候非常有用,都是matlab程序(mimo channels model for the channel simulation of very useful and procedures are Matlab)
    2021-03-02 17:29:34下载
    积分:1
  • 数据结构与算法-学生成绩管理(顺序)
    说明:  数据结构与算法-学生成绩管理系统(以顺序表来实现)(Data Structure and Algorithms - Student Performance Management System (implemented in a sequential table))
    2020-06-23 20:17:06下载
    积分:1
  • VehicleDynamicSimulationwithMATLAB
    ,建立车体6个自由度加上前轮转向系统1个 自由度的汽车数学模型;该汽车数学模型不需引入很多的人为假设;可以实现给定汽车前轮转角,也可以不给定前轮 转角;不依赖需要复杂测定的侧向力函数及相关模型参数;考虑了轮胎的滚动特性(, 6 degree of freedom body set up with front-wheel steering system a degree of freedom mathematical model of the vehicle mathematical model of the motor vehicle without the introduction of the assumption that a lot of man-made can achieve a given vehicle' s front wheel angle, it may not give pre-set rotation angle do not rely on the complexity of the determination of the required lateral force function and the related model parameters taking into account characteristics of the tire rolling)
    2009-03-29 19:01:22下载
    积分:1
  • E03-FileSystemWatcherExample
    c#学习,FileSystemWatcher的实例化!(c# learning, FileSystemWatcher instantiation!)
    2013-06-07 22:59:29下载
    积分:1
  • C++ Primer Plus-Addison Wesley (v.6)
    说明:  很不错的基础教程,英文版的,是文字排版,非扫描的,非常清晰。(Very good basic tutorial, the English version, text typesetting, non scanning, very clear.)
    2020-06-23 02:20:02下载
    积分:1
  • CA-CFAR
    这是一个关于单元平均恒虚警的程序,当做目标检测时,单元平均恒虚警检测非常有用!(this is a programm about CA-CFAR, u can use it to perform constant false alarm rate detection when needed.)
    2017-09-29 20:31:29下载
    积分:1
  • RotationImage
    说明:  vb 6.0 图片任意旋转问题已经解决,(vb 6.0 picture arbitrary rotation problem has been resolved,)
    2008-10-27 11:38:10下载
    积分:1
  • slides
    说明:  ICPC-camp2016年的课件,希望给acm-ICPC和信息学竞赛的大佬们带来帮助(ICPC-Camp courseware 2016, hoping to help the acm-ICPC and informatics competition bosses)
    2019-02-11 22:42:56下载
    积分:1
  • foa-svr
    基于果蝇的算法优化支持向量回归的matlab程序,包括txt版本和matlab中m文件(Matlab algorithm based on fruit fly algorithm optimized support vector regression, including the txt version and Matlab m file)
    2017-08-07 21:44:51下载
    积分:1
  • 696518资源总数
  • 106215会员总数
  • 5今日下载