登录
首页 » Verilog » AN65974

AN65974

于 2020-11-30 发布 文件大小:10491KB
0 181
下载积分: 1 下载次数: 11

代码说明:

  CYPRESS官方给的FPGA程序,用于调试USB3.0接口(Verilog source files for debugging USB3.0 interface)

文件列表:

AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\ddr.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\pll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_jrg1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\PLLJ_PLLSPE_INFO.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qpf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qsf.bak
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\verilog_proj\verilog_loopback_proj\slaveFIFO2b_loopback.qws
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\ddr.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\pll.vhd
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.qsf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\slaveFIFO2b_loopback.sdc~
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\altsyncram_rug1.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\ddio_out_g8j.tdf
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\logic_util_heursitic.dat
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\pll_clk_altpll.v
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\prev_cmp_slaveFIFO2b_loopback.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.asm_labs.ddb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cbx.xml
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.idb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.cmp_merge.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.db_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.eda.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.fit.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.hif
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.ipinfo
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.html
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.lpc.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.bpm
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.kpt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.map_bb.logdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pplq.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.pre_map.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.qns
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.routing.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.rtlv_sg.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sas
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.cdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sgdiff.hdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.smp_dump.txt
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.qmsg
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.sta.rdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.syn_hier_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.tmw_info
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\db\slaveFIFO2b_loopback.vpr.ammdb
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\incremental_db\README
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.jdi
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.pin
AN65974\FPGA Source files\fx3_slaveFIFO2b_altera\fpga_loopback\vhdl_proj\vhdl_loopback_proj\output_files\slaveFIFO2b_loopback.sof

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • Nakagami_m_simulator
    For simulation of nakagami-m
    2021-03-25 16:49:14下载
    积分:1
  • 00032623
    一篇配电系统可靠性入门文章,结合RBT算例,具体讲述可靠性分析的具体步骤(An Introduction to the article distribution system reliability, combined with RBT example, about the reliability of the analysis of specific concrete steps)
    2009-06-23 15:52:20下载
    积分:1
  • DC_DCclose
    说明:  为和各位大神探讨DC-DC控制,特意在MATLAB中DC-DC闭环控制仿真(DC-DC Closed Loop Control Simulation in MATLAB)
    2019-06-03 21:39:07下载
    积分:1
  • MATLAB教程-台大郭彦甫
    MATLAB教程-台大郭彦甫 适合初学者(MATLAB Course-Taida Guo Yanfu Suits Beginners)
    2020-06-16 14:25:20下载
    积分:1
  • BuckBoost_Converter_circuit
    说明:  这是一个boost-buck升降电路的仿真模型,该模型完美运行,且能对于原理进行详细的说明与解释(This is a simulation model of boost buck lifting circuit, which runs perfectly and can explain the principle in detail.)
    2020-06-19 07:09:06下载
    积分:1
  • 最大公约数和最小公倍数
    说明:  输入两个数,求他们的最大公约数和最小公倍数。(Enter two numbers to find their maximum common number and minimum common multiple.)
    2020-06-24 19:40:01下载
    积分:1
  • Fractional Order Chaotic Systems
    说明:  学习分数阶混沌系统同步的一本好书,例子详细,并附有代码,简单易学。(Synchronization of Integral and Fractional Order Chaotic Systems)
    2020-03-15 22:12:32下载
    积分:1
  • 有趣的二进制 软件安全与逆向分析
    说明:  有趣的二进制 软件安全与逆向分析学习资料,希望能绑到有需要的人(Interesting binary software security and reverse analysis learning materials, hoping to be tied to people in need)
    2019-05-20 20:53:16下载
    积分:1
  • ThirdExperiment
    航空订票系统,能够提供给顾客详细的航班信息查询,(HANGKONGXITONG)
    2009-06-26 20:51:55下载
    积分:1
  • 数量生态学-R语言应用全
    说明:  本资源为《数量生态学》书中的R语言源代码,下载解压后可以使用。(This resource is the R language source code in the book "quantitative Ecology", which can be used after downloading and decompressing.)
    2019-03-01 10:02:10下载
    积分:1
  • 696518资源总数
  • 105547会员总数
  • 4今日下载