登录
首页 » VHDL » xapp265

xapp265

于 2010-03-16 发布 文件大小:355KB
0 149
下载积分: 1 下载次数: 111

代码说明:

  High-Speed Data Serialization and Deserialization(840 Mb/s LVDS) for xilinx fpga

文件列表:

7to1
7to1\basic_design
7to1\basic_design\verilog
7to1\basic_design\verilog\constraints
7to1\basic_design\verilog\design_files
7to1\basic_design\verilog\simulation
7to1\basic_design\vhdl
7to1\basic_design\vhdl\constraints
7to1\basic_design\vhdl\design_files
7to1\basic_design\vhdl\simulation
7to1\demo_board
7to1\demo_board\verilog
7to1\demo_board\verilog\constraints
7to1\demo_board\verilog\design_files
7to1\demo_board\verilog\simulation
7to1\demo_board\vhdl
7to1\demo_board\vhdl\constraints
7to1\demo_board\vhdl\design_files
7to1\demo_board\vhdl\simulation
8to1
8to1\basic_design_16bit
8to1\basic_design_16bit\example_ucf
8to1\basic_design_16bit\verilog
8to1\basic_design_16bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\verilog\design_files
8to1\basic_design_16bit\verilog\simulation
8to1\basic_design_16bit\vhdl
8to1\basic_design_16bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_16bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\vhdl\design_files
8to1\basic_design_16bit\vhdl\simulation
8to1\basic_design_20bit
8to1\basic_design_20bit\example_ucf
8to1\basic_design_20bit\verilog
8to1\basic_design_20bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\verilog\design_files
8to1\basic_design_20bit\verilog\simulation
8to1\basic_design_20bit\vhdl
8to1\basic_design_20bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_20bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\vhdl\design_files
8to1\basic_design_20bit\vhdl\simulation
8to1\basic_design_4bit
8to1\basic_design_4bit\example_ucf
8to1\basic_design_4bit\verilog
8to1\basic_design_4bit\verilog\design_files
8to1\basic_design_4bit\verilog\simulation
8to1\basic_design_4bit\verilog\ucf_synpl_leo
8to1\basic_design_4bit\vhdl
8to1\basic_design_4bit\vhdl\design_files
8to1\basic_design_4bit\vhdl\simulation
8to1\basic_design_4bit\vhdl\ucf_fpgax_xst
8to1\basic_design_4bit\vhdl\ucf_synpl_leo
8to1\demo_board
8to1\demo_board\verilog
8to1\demo_board\verilog\design_files
8to1\demo_board\verilog\simulation
8to1\demo_board\verilog\ucf_fpgax_xst
8to1\demo_board\verilog\ucf_synpl_leo
8to1\demo_board\vhdl
8to1\demo_board\vhdl\design_files
8to1\demo_board\vhdl\simulation
8to1\demo_board\vhdl\ucf_fpgax_xst
8to1\demo_board\vhdl\ucf_synpl_leo
xapp265
xapp265\7to1
xapp265\7to1\basic_design
xapp265\7to1\basic_design\README.TXT
xapp265\7to1\basic_design\verilog
xapp265\7to1\basic_design\verilog\constraints
xapp265\7to1\basic_design\verilog\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\design_files
xapp265\7to1\basic_design\verilog\design_files\m2_1p.v
xapp265\7to1\basic_design\verilog\design_files\mux2_1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper_286.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper_285.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper_484.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper_483.v
xapp265\7to1\basic_design\verilog\design_files\top4.v
xapp265\7to1\basic_design\verilog\design_files\top8.v
xapp265\7to1\basic_design\verilog\simulation
xapp265\7to1\basic_design\verilog\simulation\tbtop4u.v
xapp265\7to1\basic_design\verilog\simulation\tbtop8u.v
xapp265\7to1\basic_design\verilog\simulation\TOP4U.DO
xapp265\7to1\basic_design\verilog\simulation\TOP8U.DO
xapp265\7to1\basic_design\vhdl
xapp265\7to1\basic_design\vhdl\constraints
xapp265\7to1\basic_design\vhdl\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\design_files
xapp265\7to1\basic_design\vhdl\design_files\m2_1p.vhd
xapp265\7to1\basic_design\vhdl\design_files\mux2_1.vhd
xapp265\7to1\basic_design\vhdl\design_files\serdes_4b_1to7.vhd

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • 8051 kernel (vhdl) This is version 1.1. Of the M C8051 IP core. FPGA operation....
    8051的内核(vhdl) This is version 1.1. of the MC8051 IP core. 在FPGA上运行.供有精力的人研究.-8051 kernel (vhdl) This is version 1.1. Of the M C8051 IP core. FPGA operation. have the energy for the study.
    2022-03-03 01:17:14下载
    积分:1
  • 用VHDL写的源代码程序,包涵三人表决器,七人表决器,全加器以及模24,模60的计数器,都是单文件的,由于程序小又多,所以集中在一起,供新学习VHDL语言的朋友...
    用VHDL写的源代码程序,包涵三人表决器,七人表决器,全加器以及模24,模60的计数器,都是单文件的,由于程序小又多,所以集中在一起,供新学习VHDL语言的朋友们参考。-With VHDL source code written procedures, includes three of the voting machine, vote on seven people, and full adder, as well as modulus 24, modulus 60 counters, are single-file, as many small procedures, so together for the new Learning VHDL Language Reference friends.
    2022-02-02 08:32:12下载
    积分:1
  • LS-versus-MMSE
    这是基于MIMO-OFDM的同步算法研究的源程序。本程序采用的极大似然估计的方法。(This is based on MIMO-OFDM synchronization algorithm source code. The program uses the method of maximum likelihood estimates. )
    2012-12-13 15:32:49下载
    积分:1
  • 曼彻斯特编解码,是Verilog语言代码,不多介绍了,用途非常广泛了...
    曼彻斯特编解码,是Verilog语言代码,不多介绍了,用途非常广泛了-Manchester encoding and decoding is the Verilog language code, introduced a few, a very extensive use
    2022-04-01 23:58:18下载
    积分:1
  • SineGen
    Basic VHDL code to create a sine wave generator for an FPGA board.
    2014-01-24 01:04:15下载
    积分:1
  • rc6 加密
    此代码是加密实现在 vhdl。在加密、 RC6 (Rivest Cipher 6) 是一种对称密钥 块密码从RC5派生。它是由Ron Rivest、马特 Robshaw、 雷西德尼和益群丽莎贤以满足高级加密标准(AES)竞争的要求设计的。该算法是一个五个入围者,和也提交给湖怪兽和CRYPTREC项目。它是一种专有
    2023-04-17 09:45:04下载
    积分:1
  • 中央空调的控制,3级控制系统,这个是中间控制的vhdl源代码
    中央空调的控制,3级控制系统,这个是中间控制的vhdl源代码-Central air-conditioning control, 3 control system, this is the middle of the control of vhdl source code
    2022-02-24 12:12:52下载
    积分:1
  • 123
    说明:  系统介绍了数字开发系统平台FPGA设计中的部分技巧 对于FPGA开发研究人员具有一定的指导和帮助意义(Systematic introduction of digital development platform FPGA design techniques for FPGA development of some of the researchers have some sense of guidance and help)
    2011-03-24 10:34:07下载
    积分:1
  • WigglerJTAG
    Wiggler Clone .JTAG Schematic and PCB in Altium Designer Format
    2009-07-17 19:27:27下载
    积分:1
  • tcdg
    Encryption has become a part and parcel of our lives and we have accepted the fact that data is going to encrypted and decrypted at various stages. However, there is not a single encryption algorithm followed everywhere. There are a number of algorithms existing, and I feel there is a need to understand how they work. So this text explains a number of popular encryption algorithms and makes you look at them as mathematical formulas.
    2014-01-29 15:57:35下载
    积分:1
  • 696516资源总数
  • 106409会员总数
  • 8今日下载