登录
首页 » VHDL » xapp265

xapp265

于 2010-03-16 发布 文件大小:355KB
0 154
下载积分: 1 下载次数: 111

代码说明:

  High-Speed Data Serialization and Deserialization(840 Mb/s LVDS) for xilinx fpga

文件列表:

7to1
7to1\basic_design
7to1\basic_design\verilog
7to1\basic_design\verilog\constraints
7to1\basic_design\verilog\design_files
7to1\basic_design\verilog\simulation
7to1\basic_design\vhdl
7to1\basic_design\vhdl\constraints
7to1\basic_design\vhdl\design_files
7to1\basic_design\vhdl\simulation
7to1\demo_board
7to1\demo_board\verilog
7to1\demo_board\verilog\constraints
7to1\demo_board\verilog\design_files
7to1\demo_board\verilog\simulation
7to1\demo_board\vhdl
7to1\demo_board\vhdl\constraints
7to1\demo_board\vhdl\design_files
7to1\demo_board\vhdl\simulation
8to1
8to1\basic_design_16bit
8to1\basic_design_16bit\example_ucf
8to1\basic_design_16bit\verilog
8to1\basic_design_16bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\verilog\design_files
8to1\basic_design_16bit\verilog\simulation
8to1\basic_design_16bit\vhdl
8to1\basic_design_16bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_16bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\vhdl\design_files
8to1\basic_design_16bit\vhdl\simulation
8to1\basic_design_20bit
8to1\basic_design_20bit\example_ucf
8to1\basic_design_20bit\verilog
8to1\basic_design_20bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\verilog\design_files
8to1\basic_design_20bit\verilog\simulation
8to1\basic_design_20bit\vhdl
8to1\basic_design_20bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_20bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\vhdl\design_files
8to1\basic_design_20bit\vhdl\simulation
8to1\basic_design_4bit
8to1\basic_design_4bit\example_ucf
8to1\basic_design_4bit\verilog
8to1\basic_design_4bit\verilog\design_files
8to1\basic_design_4bit\verilog\simulation
8to1\basic_design_4bit\verilog\ucf_synpl_leo
8to1\basic_design_4bit\vhdl
8to1\basic_design_4bit\vhdl\design_files
8to1\basic_design_4bit\vhdl\simulation
8to1\basic_design_4bit\vhdl\ucf_fpgax_xst
8to1\basic_design_4bit\vhdl\ucf_synpl_leo
8to1\demo_board
8to1\demo_board\verilog
8to1\demo_board\verilog\design_files
8to1\demo_board\verilog\simulation
8to1\demo_board\verilog\ucf_fpgax_xst
8to1\demo_board\verilog\ucf_synpl_leo
8to1\demo_board\vhdl
8to1\demo_board\vhdl\design_files
8to1\demo_board\vhdl\simulation
8to1\demo_board\vhdl\ucf_fpgax_xst
8to1\demo_board\vhdl\ucf_synpl_leo
xapp265
xapp265\7to1
xapp265\7to1\basic_design
xapp265\7to1\basic_design\README.TXT
xapp265\7to1\basic_design\verilog
xapp265\7to1\basic_design\verilog\constraints
xapp265\7to1\basic_design\verilog\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\design_files
xapp265\7to1\basic_design\verilog\design_files\m2_1p.v
xapp265\7to1\basic_design\verilog\design_files\mux2_1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper_286.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper_285.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper_484.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper_483.v
xapp265\7to1\basic_design\verilog\design_files\top4.v
xapp265\7to1\basic_design\verilog\design_files\top8.v
xapp265\7to1\basic_design\verilog\simulation
xapp265\7to1\basic_design\verilog\simulation\tbtop4u.v
xapp265\7to1\basic_design\verilog\simulation\tbtop8u.v
xapp265\7to1\basic_design\verilog\simulation\TOP4U.DO
xapp265\7to1\basic_design\verilog\simulation\TOP8U.DO
xapp265\7to1\basic_design\vhdl
xapp265\7to1\basic_design\vhdl\constraints
xapp265\7to1\basic_design\vhdl\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\design_files
xapp265\7to1\basic_design\vhdl\design_files\m2_1p.vhd
xapp265\7to1\basic_design\vhdl\design_files\mux2_1.vhd
xapp265\7to1\basic_design\vhdl\design_files\serdes_4b_1to7.vhd

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • led5604
    说明:  5604FPGA驱动,能显示数字(5604里面为4个595)(5604 FPGA driver, able to display digital (5604 contains 4 595))
    2020-06-19 18:00:01下载
    积分:1
  • PLD与8051接口的参考设计 Xilinx提供的verilog源代码
    PLD与8051接口的参考设计 Xilinx提供的verilog源代码-PLD 8051 interface with the Xilinx Reference Design for the Verilog source code
    2022-05-12 14:58:28下载
    积分:1
  • frenqucy
    利用康芯公司的FPGA芯片设计制作频率计,实现对频率的测量。(Kang core using FPGA chip design company frequency meter, realize the frequency measurements.)
    2011-07-27 15:49:30下载
    积分:1
  • 基于fpga的出租车计费系统,采用自顶向下的设计方法
    基于fpga的出租车计费系统,采用自顶向下的设计方法-FPGA-based billing system of a taxi, using top-down design methodology
    2022-07-21 01:07:13下载
    积分:1
  • e1framerdeframer
    E1成帧器和解帧器的FPGA实现源码,测试可用(E1 Framer deframer)
    2012-12-07 12:10:06下载
    积分:1
  • sram_060803
    SRAM的读写代码,对SRAM进行了乒乓操作,用VHDL语言进行设计,很有参考价值,甚至可以直接复制代码来进行自己的设计(SRAM read and write code, ping-pong operation carried out on the SRAM, using VHDL language design, of great reference value, or even directly copy the code to carry out their own designs)
    2020-12-04 10:39:24下载
    积分:1
  • VHDL语言100例详解
    说明:  适合入门及进阶的100个VHDL练习题,从易到难(100 VHDL exercises for beginners and advanced students, from easy to difficult)
    2020-04-10 16:52:07下载
    积分:1
  • Hynix公司8M Byte SDR SDRAM的Verilog语言仿真实现
    Hynix公司8M Byte SDR SDRAM的Verilog语言仿真实现-Hynix" s 8M Byte SDR SDRAM Simulation of the Verilog language
    2022-01-27 22:19:48下载
    积分:1
  • time_frequency_analysis
    一种合并频率的方法对时频分析及其有用所以才上传(a fast combination)
    2013-12-04 10:13:24下载
    积分:1
  • ACO-OFDM
    ACO-OFDM sdakldjas seuekdsjakdnskd
    2021-04-13 22:58:55下载
    积分:1
  • 696516资源总数
  • 106571会员总数
  • 2今日下载