登录
首页 » VHDL » xapp265

xapp265

于 2010-03-16 发布 文件大小:355KB
0 138
下载积分: 1 下载次数: 111

代码说明:

  High-Speed Data Serialization and Deserialization(840 Mb/s LVDS) for xilinx fpga

文件列表:

7to1
7to1\basic_design
7to1\basic_design\verilog
7to1\basic_design\verilog\constraints
7to1\basic_design\verilog\design_files
7to1\basic_design\verilog\simulation
7to1\basic_design\vhdl
7to1\basic_design\vhdl\constraints
7to1\basic_design\vhdl\design_files
7to1\basic_design\vhdl\simulation
7to1\demo_board
7to1\demo_board\verilog
7to1\demo_board\verilog\constraints
7to1\demo_board\verilog\design_files
7to1\demo_board\verilog\simulation
7to1\demo_board\vhdl
7to1\demo_board\vhdl\constraints
7to1\demo_board\vhdl\design_files
7to1\demo_board\vhdl\simulation
8to1
8to1\basic_design_16bit
8to1\basic_design_16bit\example_ucf
8to1\basic_design_16bit\verilog
8to1\basic_design_16bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\verilog\design_files
8to1\basic_design_16bit\verilog\simulation
8to1\basic_design_16bit\vhdl
8to1\basic_design_16bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_16bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_16bit\vhdl\design_files
8to1\basic_design_16bit\vhdl\simulation
8to1\basic_design_20bit
8to1\basic_design_20bit\example_ucf
8to1\basic_design_20bit\verilog
8to1\basic_design_20bit\verilog\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\verilog\design_files
8to1\basic_design_20bit\verilog\simulation
8to1\basic_design_20bit\vhdl
8to1\basic_design_20bit\vhdl\2v1000_ucf_fpgax_xst
8to1\basic_design_20bit\vhdl\2v1000_ucf_synpl_leo
8to1\basic_design_20bit\vhdl\design_files
8to1\basic_design_20bit\vhdl\simulation
8to1\basic_design_4bit
8to1\basic_design_4bit\example_ucf
8to1\basic_design_4bit\verilog
8to1\basic_design_4bit\verilog\design_files
8to1\basic_design_4bit\verilog\simulation
8to1\basic_design_4bit\verilog\ucf_synpl_leo
8to1\basic_design_4bit\vhdl
8to1\basic_design_4bit\vhdl\design_files
8to1\basic_design_4bit\vhdl\simulation
8to1\basic_design_4bit\vhdl\ucf_fpgax_xst
8to1\basic_design_4bit\vhdl\ucf_synpl_leo
8to1\demo_board
8to1\demo_board\verilog
8to1\demo_board\verilog\design_files
8to1\demo_board\verilog\simulation
8to1\demo_board\verilog\ucf_fpgax_xst
8to1\demo_board\verilog\ucf_synpl_leo
8to1\demo_board\vhdl
8to1\demo_board\vhdl\design_files
8to1\demo_board\vhdl\simulation
8to1\demo_board\vhdl\ucf_fpgax_xst
8to1\demo_board\vhdl\ucf_synpl_leo
xapp265
xapp265\7to1
xapp265\7to1\basic_design
xapp265\7to1\basic_design\README.TXT
xapp265\7to1\basic_design\verilog
xapp265\7to1\basic_design\verilog\constraints
xapp265\7to1\basic_design\verilog\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\verilog\design_files
xapp265\7to1\basic_design\verilog\design_files\m2_1p.v
xapp265\7to1\basic_design\verilog\design_files\mux2_1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_1to7_wrapper_286.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_4b_7to1_wrapper_285.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_1to7_wrapper_484.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper.v
xapp265\7to1\basic_design\verilog\design_files\serdes_8b_7to1_wrapper_483.v
xapp265\7to1\basic_design\verilog\design_files\top4.v
xapp265\7to1\basic_design\verilog\design_files\top8.v
xapp265\7to1\basic_design\verilog\simulation
xapp265\7to1\basic_design\verilog\simulation\tbtop4u.v
xapp265\7to1\basic_design\verilog\simulation\tbtop8u.v
xapp265\7to1\basic_design\verilog\simulation\TOP4U.DO
xapp265\7to1\basic_design\verilog\simulation\TOP8U.DO
xapp265\7to1\basic_design\vhdl
xapp265\7to1\basic_design\vhdl\constraints
xapp265\7to1\basic_design\vhdl\constraints\top4_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\constraints\top8_2v1000_fg456.ucf
xapp265\7to1\basic_design\vhdl\design_files
xapp265\7to1\basic_design\vhdl\design_files\m2_1p.vhd
xapp265\7to1\basic_design\vhdl\design_files\mux2_1.vhd
xapp265\7to1\basic_design\vhdl\design_files\serdes_4b_1to7.vhd

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • m73a_nand_model
    说明:  Micron公司m73a系列nand flash仿真模型及测试文件(micron m73a series nand flash simulation model and testbench)
    2011-03-25 22:17:32下载
    积分:1
  • crc16CCITT
    自己用verilog编写的crc16-ccitt码的产生,是并行的。(Crc16-ccitt code written in verilog generate parallel.)
    2012-12-13 09:46:58下载
    积分:1
  • 用VHDL实现的自动售货机,可供毕业设计参考。
    用VHDL实现自动售货机,可供毕业设计参考。可以输入硬币和纸币,硬币的识别范围是5角和1 元的硬币,纸币的识别范围是1 元、5 元,10 元,20元,50元,100元。可以连续多次投入钱币。可以选择的商品种类有16种,价格分别为1-16元,顾客可以通过输入商品的编号来实现商品的选择。 即有一个小键盘(0-9按键)来完成,比如输入15时要先输入1,再输入5。顾客选择完商品后,可以选择需要的数量。每次可以选择最多三个商品。然后显示出所需金额和已投币总币值。在投币期间,顾客可以按取消键取消本次操作,钱币自动退出。
    2023-04-12 13:35:05下载
    积分:1
  • dcfifo_design_example
    ALTERA发布的内部FIFO读写示例,很有参考价值,对初学者会有一定的帮助(ALTERA' s internal FIFO read and write examples of great reference value, there will be some help for beginners)
    2010-11-13 23:31:11下载
    积分:1
  • AD9764
    一个AD9764的基于FPGA的驱动,希望对有需要的朋友有所帮助(An AD9764 FPGA-based drive, we want to help a friend in need)
    2013-09-05 01:48:57下载
    积分:1
  • matlab-genetic-algorithm
    matlab用法 主要用于线性规划,非线性规划,解决优化问题,作出最合理的决策等遗传算法程序(matlab usage is mainly used for linear programming, nonlinear programming to solve optimization problems, make the most rational decision-making, genetic algorithm)
    2011-09-08 10:34:43下载
    积分:1
  • DVI_LED
    基于DVI协议动态全彩LED大屏幕发送卡设计与实现,成本比较低,效果很好,可以实现高清视频(Dynamic full-color LED large screen based on the DVI protocol send a card design and relatively low cost, good effect, and can achieve high-definition video)
    2012-08-03 13:08:44下载
    积分:1
  • ba_ker
    巴克码装到信息内同时将巴克码识别出来,实现帧同步的VHDL设计(Barker code loaded to the information identified while Barker code, VHDL design to achieve frame synchronization)
    2014-05-18 17:37:39下载
    积分:1
  • Acoustic-Fingerprinting-master
    说明:  acousting fingerprint enhancement
    2019-06-03 21:23:50下载
    积分:1
  • demo6-beep
    说明:  demo6 蜂鸣器实验 蜂鸣器演奏音乐(demo6 buzzer buzzer experiment playing music)
    2020-12-27 22:59:02下载
    积分:1
  • 696518资源总数
  • 106161会员总数
  • 5今日下载